La Poste Autrichienne 5.99 Coursier DPD 6.49 Service de messagerie GLS 4.49

Design of Systems on a Chip: Design and Test

Langue AnglaisAnglais
Livre Livre relié
Livre Design of Systems on a Chip: Design and Test Ricardo Reis
Code Libristo: 01381769
Éditeurs Springer-Verlag New York Inc., octobre 2006
Design of Systems on a Chip: Design and Test is the second of two volumes addressing the design chal... Description détaillée
? points 488 b
206.48 včetně DPH
Stockage externe en petites quantités Expédition sous 13-16 jours
Autriche common.delivery_to

Politique de retour sous 30 jours


Ceci pourrait également vous intéresser


TOP
Das Übungsheft Deutsch 4 Stefanie Drecktrah / Feuille
common.buy 7.39
How to be Free Tom Hodgkinson / Livre de poche
common.buy 13.58
European Natural Gas Demand, Supply, and Pricing Anouk Honore / Livre relié
common.buy 107.67
Rugby Focus: The Rugby World Cup 2015 Sean Callery / Livre relié
common.buy 17.87
Black Cat STORY OF FOOTBALL ( Early Readers Level 1) Eleanor Donaldson / Livre de poche
common.buy 4.59
Krehké invencie Zuzana Vrábelová; Veronika Rusňáková / Livre
common.buy 3.09
Aggregation Functions Michel (Universite de Paris I) Grabisch / Livre relié
common.buy 212.68
Botanik Katharina Munk / Livre de poche
common.buy 42.81
Irmchen Ist Verschwunden Rainer Hendeß / Livre relié
common.buy 25.64
Dogmatik heute Thomas Marschler / Livre de poche
common.buy 53.47
Behavioral Neurobiology of Anxiety and Its Treatment Murray B. Stein / Livre relié
common.buy 266.63
NanoScience in Biomedicine Donglu Shi / Livre de poche
common.buy 177.79

Design of Systems on a Chip: Design and Test is the second of two volumes addressing the design challenges associated with new generations of the semiconductor technology. The various chapters are the compilations of tutorials presented at workshops in the recent years by prominent authors from all over the world. Technology, productivity and quality are the main aspects under consideration to establish the major requirements for the design and test of upcoming systems on a chip. In particular this second book include contributions on three different, but complementary axes: core design, computer-aided design tools and test methods. A collection of chapters deal with the heterogeneity aspect of core designs, showing the diversity of parts that may share the same substrate in a state-of-the-art system on a chip. The second part of the book discusses CAD in three different levels of design abstraction, from system level to physical design. The third part deals with test methods. The topic is addressed from different viewpoints: in terms of chip complexity, test is discussed from the core and system prospective; in terms of signal heterogeneity, the digital, mixed-signal and microsystem prospective are considered.Fault-tolerance in integrated circuits is not an exclusive concern regarding space designers or highly-reliable application engineers. Rather, designers of next generation products must cope with reduced margin noises due to technological advances. The continuous evolution of the fabrication technology process of semiconductor components, in terms of transistor geometry shrinking, power supply, speed, and logic density, has significantly reduced the reliability of very deep submicron integrated circuits, in face of the various internal and external sources of noise. The very popular Field Programmable Gate Arrays, customizable by SRAM cells, are a consequence of the integrated circuit evolution with millions of memory cells to implement the logic, embedded memories, routing, and more recently with embedded microprocessors cores. These re-programmable systems-on-chip platforms must be fault-tolerant to cope with present days requirements. This book discusses fault-tolerance techniques for SRAM-based Field Programmable Gate Arrays (FPGAs). It starts by showing the model of the problem and the upset effects in theprogrammable architecture. In the sequence, it shows the main fault tolerance techniques used nowadays to protect integrated circuits against errors. A large set of methods for designing fault tolerance systems in SRAM-based FPGAs is described. Some presented techniques are based on developing a new fault-tolerant architecture with new robustness FPGA elements. Other techniques are based on protecting the high-level hardware description before the synthesis in the FPGA. The reader has the flexibility of choosing the most suitable fault-tolerance technique for its project and to compare a set of fault tolerant techniques for programmable logic applications.

Offrez ce livre dès aujourd'hui
C’est simple
1 Ajouter au panier et choisir l'option Livrer comme cadeau à la caisse. 2 Nous vous enverrons un bon d'achat 3 Le livre arrivera à l'adresse du destinataire

Connexion

Connectez-vous à votre compte. Vous n'avez pas encore de compte Libristo ? Créez-en un maintenant !

 
Obligatoire
Obligatoire

Vous n'avez pas encore de compte ? Découvrez les avantages d’avoir un compte Libristo !

Avec un compte Libristo, vous aurez tout sous contrôle.

Créer un compte Libristo