La Poste Autrichienne 5.99 Coursier DPD 6.49 Service de messagerie GLS 4.49

A Unified Approach for Timing Verification and Delay Fault Testing

Langue AnglaisAnglais
Livre Livre de poche
Livre A Unified Approach for Timing Verification and Delay Fault Testing Mukund Sivaraman
Code Libristo: 06796063
Éditeurs Springer, Berlin, janvier 2013
Large system complexities and operation under tight timing constraints in rapidly shrinking technolo... Description détaillée
? points 317 b
134.22 včetně DPH
Stockage externe en petites quantités Expédition sous 13-16 jours
Autriche common.delivery_to

Politique de retour sous 30 jours


Ceci pourrait également vous intéresser


TOP
Berserk Volume 22 Kentaro Miura / Livre de poche
common.buy 14.12
Reformer im Islam Muhammad Sameer Murtaza / Livre de poche
common.buy 18.20
Change of Power in the WTO Pia Lindstrom / Livre de poche
common.buy 61.00
USA Und Der Vietnam-Konflikt 1964-1967 Carl-Christoph Schweitzer / Livre de poche
common.buy 58.86
Bellie Fit Basics Monique Hollowell Bs Cpt / Livre de poche
common.buy 15.51
Disarming the Allies of Imperialism Michael G Murdock / Livre relié
common.buy 174.58
Towers of Germany Thomas Zabel / Livre relié
common.buy 24.61

Large system complexities and operation under tight timing constraints in rapidly shrinking technologies have made it extremely important to ensure correct temporal behavior of modern-day digital circuits, both before and after fabrication. Research in (pre-fabrication) timing verification and (post-fabrication) delay fault testing has evolved along largely disjoint lines in spite of the fact that they share many basic concepts. §A Unified Approach for Timing Verification and Delay Fault Testing applies concepts developed in the context of delay fault testing to path sensitization, which allows an accurate timing analysis mechanism to be developed. This path sensitization strategy is further applied for efficient delay fault diagnosis and delay fault coverage estimation. §A new path sensitization strategy called Signal Stabilization Time Analysis (SSTA) has been developed based on the fact that primitive PDFs determine the stabilization time of the circuit outputs. This analysis has been used to develop a feasible method of identifying the primitive PDFs in a general multi-level logic circuit. An approach to determine the maximum circuit delay using this primitive PDF identification mechanism is also presented. The Primitive PDF Identification-based Timing Analysis (PITA) approach is proved to determine the maximum floating mode circuit delay exactly under any component delay model, and provides several advantages over previously floating mode timing analyzers. §A framework for the diagnosis of circuit failures caused by distributed path delay faults is also presented. A metric to quantify the diagnosability of a path delay fault for a test is also proposed. Finally, the book presents a very realistic metric for delay fault coverage which accounts for delay fault size distributions and is applicable to any delay fault model. §A Unified Approach for Timing Verification and Delay Fault Testing will be of interest to university and industry researchers in timing analysis and delay fault testing as well as EDA tool development engineers and design verification engineers dealing with timing issues in ULSI circuits. §The book should also be of interest to digital designers and others interested in knowing the state of the art in timing verification and delay fault testing.

Offrez ce livre dès aujourd'hui
C’est simple
1 Ajouter au panier et choisir l'option Livrer comme cadeau à la caisse. 2 Nous vous enverrons un bon d'achat 3 Le livre arrivera à l'adresse du destinataire

Connexion

Connectez-vous à votre compte. Vous n'avez pas encore de compte Libristo ? Créez-en un maintenant !

 
Obligatoire
Obligatoire

Vous n'avez pas encore de compte ? Découvrez les avantages d’avoir un compte Libristo !

Avec un compte Libristo, vous aurez tout sous contrôle.

Créer un compte Libristo