Austrian Post 5.99 DPD courier 6.49 GLS courier 4.49

Test Resource Partitioning for System-on-a-Chip

Language EnglishEnglish
Book Hardback
Book Test Resource Partitioning for System-on-a-Chip Vikram Iyengar
Libristo code: 01417773
Publishers Springer-Verlag New York Inc., June 2002
Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization... Full description
? points 317 b
134.22 včetně DPH
Low in stock at our supplier Shipping in 13-16 days
Austria Delivery to Austria

30-day return policy


You might also be interested in


Professor and the Madman Simon Winchester / Paperback
common.buy 22.90
Inter-Municipal Cooperation in Europe Rudie Hulst / Hardback
common.buy 134.22
Maid-sama. Bd.8 Hiro Fujiwara / Paperback
common.buy 6.37
Katy Perry Molly Aloian / Paperback
common.buy 11.76
Profesor Con Recursos / Paperback
common.buy 31.46
Kleine Geschichten aus Curacao Ulrike Verheugen / Paperback
common.buy 15.95
Moral und Sanktion Eva Buddeberg / Paperback
common.buy 35.22
Materiales Verfassungsverständnis Norbert Wimmer / Paperback
common.buy 30.20

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into "virtual sockets" on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this important topic.§SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols.§Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume.§Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

Give this book today
It's easy
1 Add to cart and choose Deliver as present at the checkout 2 We'll send you a voucher 3 The book will arrive at the recipient's address

Login

Log in to your account. Don't have a Libristo account? Create one now!

 
mandatory
mandatory

Don’t have an account? Discover the benefits of having a Libristo account!

With a Libristo account, you'll have everything under control.

Create a Libristo account